package diffast-langs-verilog
Verilog parser plugin for Diff/AST
Install
Dune Dependency
Authors
Maintainers
Sources
v0.1.1.tar.gz
sha256=2b36318d1317efb4e3ae71727934aa8883dde49ad5dd71d85df6a9b9b10bfe0a
md5=a0d35178f15cd2d2a3b907a0bbcc959c
doc/src/diffast-langs-verilog.base/v_lib_base.ml.html
Source file v_lib_base.ml
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
(* Copyright 2012-2025 Codinuum Software Lab <https://codinuum.com> Licensed under the Apache License, Version 2.0 (the "License"); you may not use this file except in compliance with the License. You may obtain a copy of the License at http://www.apache.org/licenses/LICENSE-2.0 Unless required by applicable law or agreed to in writing, software distributed under the License is distributed on an "AS IS" BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the License for the specific language governing permissions and limitations under the License. *) (* verilog/v_lib_base.ml *) module Xprint = Diffast_misc.Xprint module Sourcecode = Diffast_core.Sourcecode module Lang_base = Diffast_core.Lang_base module Common = Verilog_parsing.Common module Lib = Verilog_parsing.Lib module Label = V_label module Tree = Sourcecode.Tree (Label) module Fact = V_fact.F (Label) class tree_builder options = let _parser = new Lib.parser_c in object inherit Lang_base.tree_builder method from_xnode = Tree.of_xnode options method build_tree file = Xprint.verbose options#verbose_flag "parsing \"%s\"...\n%!" file#path; _parser#add_search_path file#dirname; try let ast = _parser#parse_file file in let tree = V_tree.of_ast options ast in tree#set_source_info file; tree#set_parser_name Sverilog.parser_name; tree with Common.Parse_error(head, msg) -> raise (Lang_base.Parse_error (Printf.sprintf "[Verilog]%s" head, msg)) method! extra_source_files = _parser#extra_source_files initializer _parser#_set_verbose_flag options#verbose_flag; _parser#_set_keep_going_flag options#keep_going_flag; _parser#set_search_path_list options#search_path_list; if options#verilog_ignore_include_flag then _parser#set_ignore_include_flag else _parser#clear_ignore_include_flag end
sectionYPositions = computeSectionYPositions($el), 10)"
x-init="setTimeout(() => sectionYPositions = computeSectionYPositions($el), 10)"
>